# A Configurable TCAM / BCAM / SRAM using 28nm push-rule 6T bit cell

Supreet Jeloka<sup>1</sup>, Naveen Akesh<sup>2</sup>, Dennis Sylvester<sup>1</sup>, and David Blaauw<sup>1</sup> <sup>1</sup>University of Michigan, Ann Arbor, MI, <sup>2</sup>Oracle, Santa Clara, CA

## Abstract

Conventional Content Addressable Memory (BCAM and TCAM) uses specialized 10T / 16T bit cells that are significantly larger than 6T SRAM cells. We propose a new BCAM/TCAM that can operate with standard push-rule 6T SRAM cells, reducing array area by  $2-5\times$  and allowing reconfiguration of the CAM as an SRAM. Using a 6T 28nm FDSOI SRAM bit cell, the 64x64 (4kb) BCAM achieves 370 MHz at 1V and consumes 0.6fJ/search/bit.

## Introduction & Conventional CAM

A Content Addressable Memory (CAM) compares its search input data with every word stored in the memory, and returns the address location of matching words. This parallel multi-data search makes a CAM an indispensable component for high-associativity caches. translation look-aside buffers [1], and register-renaming [5]. Furthermore, in certain applications such as IP-routers [6] the CAM dominates total chip area, raising the need for area-efficient CAM structures. As shown in Fig. 1, a conventional 10-transistor (10T) binary CAM (BCAM) bit cell is composed of a 6T SRAM-like storage component and a 4T XOR component to determine the bit-wise match. A Ternary CAM (TCAM) can store 0, 1, or X, where 'X' implies that it matches with both a 0 and a 1 of the search key. As such it requires double the storage, resulting in a 16T cell. The high transistor count of B/T-CAM cells, coupled with the fact that foundries do not typically support "push-rule" CAM cells, results in a CAM array with  $2-5 \times$  larger area than a corresponding SRAM; this significantly impacts chip area as well as power and performance.

We propose a reconfigurable CAM circuit based on a conventional, push-rule 6T SRAM bit cell that improves array density by as much as  $4\times$ . The approach hinges on storing the words column-wise and using the standard bit-lines to perform a matching operation. A configurability feature allows on-the-fly mode switching among BCAM, TCAM, and SRAM operation. In this way, an SRAM memory can be re-configured to a CAM upon demand to accelerate parallel search-like applications. Implemented in 28nm FDSOI, the BCAM attains 370MHz operation and consumes only 0.6fJ/search/bit while the TCAM achieves the same performance at 0.56fJ/search/bit.

# **Proposed Configurable CAM**

In order to maintain the density of a push-rule 6T SRAM cell, the proposed CAM separates the wordline into WLR (Word-Line-Right) and WLL (Word-Line-Left) (Fig. 2). This creates two independent access transistors but incurs no area penalty since the push-rule layers are kept intact (i.e., only DRC-compliant metallization changes are made). The key to performing a parallel search with this bit-cell is to store words column-wise (vertically) while placing the search data on the word-lines rather than the bitlines as in a conventional BCAM. The search then proceeds as follows (Fig. 2):

**BCAM Search:** WLR carries 'Search Data' while WLL carries 'Search Data bar'. As a result, the "1" bits in the search data are matched on BL while BLB matches the "0" bits. In the match case both BL and BLB stay at the pre-charged high value. If there is a mismatch, BL, BLB, or both discharge. To detect this, BL and BLB are sensed separately using two single-ended sense-amplifiers that are logically ANDed to indicate a match in the column. For example, in Fig. 2 the search string has  $D_m = 0$  while the word in column 'n' stores a '1' at the m<sup>th</sup> bit position. This leads BLB\_n to discharge, and word 'n' is not a match as indicated by the '0' at the AND output.

**TCAM Search:** In TCAM mode the array is reconfigured to use two adjacent columns to form one word (Fig. 3). This reduces the number of words in TCAM mode by half, as the bit cell is effectively 12T. In this mode two of the four sense amplifier outputs that span the two columns constituting a word are ANDed together. A mask bit 'X' (e.g., Fig. 3, top right bit) will not discharge either sensed bitline as it

stores a '1' in both positions. Hence, it matches with both 0 and 1 of the search data.

To write data column-wise into the CAM, as required for parallel search, we propose a two-cycle write scheme for BCAM mode. A column-decoder is added to select the column to be written. In the first cycle, the Data is applied to both WLL and WLR while BL=1 and BLB=0 for the addressed column, resulting in the '1' bits in data being written. In cycle-2, Data\_bar is applied to both WLL and WLR and BL and BLB are flipped to write all '0' bits. TCAM write is similar to BCAM but takes three cycles (Table 1). Since write is less common in many CAM applications than search, the additional cycles pose less overhead. In addition, if data is written in 'bulk', the extra write cycles can be avoided by first writing zero into the entire array in one cycle and then only writing the "1" bits in the data to each of the columns.

It is important to note that in a CAM search operation many wordlines can be simultaneously asserted, depending on the search data. To avoid bit-flips during this search, we use an assist technique where the wordline voltage is lowered to  $V_{dd\_Lo}$  (500mV nominally, Fig. 4). Similarly, during column-wise write the column being written has its bitcells supplied by  $V_{dd\_Lo}$  for write assist given the low wordline voltage. Other columns have their bit cells supplied at nominal  $V_{dd}$  to prevent data corruption. By using  $V_{dd\_Lo}$  for both write and search assist, only one additional supply voltage is needed.

The SRAM mode works conventionally with both WLR and WLL driven from the address-decoder output. In SRAM mode, reads and writes proceed row-wise using conventional differential signaling and the performance impact from re-configurability was found to be negligible. By reconfiguring the two single-ended sense-amplifiers in CAM mode into a single differential sense amplifier in SRAM mode, total reconfiguration area overhead is limited to only 7% for the added column decoder.

#### **Measured Results**

The configurable memory is validated in a 28nm FDSOI CMOS test chip. An on-chip BIST is used to test the three modes. Checkerboard patterns are run on the 4kb array with 64-bit words to check for search/write disturb faults in CAM modes. Single-mismatch for each word is checked with walking-1 and walking-0 patterns. Arbitrary data can be searched at-speed using an on-chip FIFO buffer. Fig. 5 shows the frequency and energy in BCAM mode across supply voltage with  $V_{dd\_Lo} = V_{dd}/2$ . Fig. 6 shows a shmoo plot that sweeps both  $V_{dd_{Lo}}$  and  $V_{dd}$  independently. At  $V_{dd} = 1V$ , a maximum frequency of 400MHz is achieved. The minimum energy point is 0.41fJ, with a frequency of 70MHz at V<sub>dd</sub>=0.7V and V<sub>dd\_Lo</sub>=0.375V. If V<sub>dd Lo</sub> is too high relative to V<sub>dd</sub>, data is corrupted (read disturb). On the other hand, as V<sub>dd Lo</sub> is decreased a longer wordline pulse (slower frequency) is needed to resolve between the no-mismatch and 1-mismatch cases. Below 0.325V, the design cannot reliably resolve the 1-mismatch case for every column. Fig 7 shows the V<sub>dd Lo</sub> operational voltage margin distribution across multiple chips.

In TCAM mode, the maximum frequency is 417MHz and optimal energy is 0.46fJ/search/bit. In comparison, the SRAM mode functions at > 900MHz at 0.9V. Table 2 compares the proposed work with other designs. The normalized bit cell area is improved by  $> 4 \times$  compared to other BCAMs.

## Acknowledgements

STMicroelectronics is gratefully acknowledged for IC fabrication. Funding provided in part by NSF and DARPA.

## References

| [1] A.Agarwal et al., ESSCIRC, 2011. | [2] A.Do et al., ESSCIRC, 2013.  |
|--------------------------------------|----------------------------------|
| [3] C.Wang et al., TCAS-II, 2010.    | [4] B.Yang et al., TCAS-I, 2011. |
| [5] G.Burda et al., ISSCC, 2010.     | [6] Nii et al., ISSCC, 2014.     |



Table 2. Comparison with previous works

\* From die-photo

Fig. 8. Die photo and memory layout